Type A Power Generating Modules



#### Form A2-3: Compliance Verification Report for Inverter Connected Power Generating Modules

This form should be used by the **Manufacturer** to demonstrate and declare compliance with the requirements of EREC G99/NI. The form can be used in a variety of ways as detailed below:

#### 1. To obtain Fully Type Tested status

The **Manufacturer** can use this form to obtain **Fully Type Tested** status for a **Power Generating Module** by registering this completed form with the Energy Networks Association (ENA) Type Test Verification Report Register.

#### 2. To obtain Type Tested status for a product

This form can be used by the **Manufacturer** to obtain **Type Tested** status for a product, which is used in a **Power Generating Module** by registering this form with the relevant parts completed with the Energy Networks Association (ENA) Type Test Verification Report Register.

#### 3. One-off Installation

This form can be used by the **Manufacturer** or **Installer** to confirm that the **Power Generating Module** has been tested to satisfy all or part of the requirements of this EREC G99/NI. This form must be submitted to the **DNO** as part of the application.

A combination of (2) and (3) can be used as required, together with Form A2-4 where compliance of the **Interface Protection** is to be demonstrated on site.

#### Note:

Within this Form A2-3 the term **Power Park Module** will be used but its meaning can be interpreted within Form A2-3 to mean **Power Park Module**, **Generating Unit or Inverter** as appropriate for the context. However, note that compliance must be demonstrated at the **Power Park Module** level.

If the **Power Generating Module** is **Fully Type Tested** and registered with the Energy Networks Association (ENA) Type Test Verification Report Register, the Installation Document (Form A3-1 or A3-2) should include the **Manufacturer's** reference number (the Product ID), and this form does not need to be submitted.

Where the **Power Generating Module** is not registered with the ENA Type Test Verification Report Register or is not **Fully Type Tested** this form (all or in parts as applicable) needs to be completed and provided to the **DNO**, to confirm that the **Power Generating Module** has been tested to satisfy all or part of the requirements of this EREC G99/NI.

| Manufactu  | irer's reference number | E                 | RD-CR202109007                                                           |
|------------|-------------------------|-------------------|--------------------------------------------------------------------------|
| PGM techn  | nology                  | S5                | 5-GC50K;S5-GC60K                                                         |
| Manufactu  | rer name                | Ginlon            | g Technologies Co., Ltd.                                                 |
| Address    |                         |                   | ad, Seafront (Binhai) Industrial Park,<br>gbo, Zhejiang,315712,P.R.China |
| Tel        | (+86) 574 6580 3377     | Web site          | www.ginlong.com                                                          |
| E:mail     | 4                       | ruyi.pan@ginlong. | com                                                                      |
| Registered | l Capacity              |                   | 66kVA                                                                    |

Type A Power Generating Modules



There are four options for Testing: (1) **Fully Type Tested**, (2) Partially **Type Tested**, (3) one-off installation, (4) tested on site at time of commissioning. The check box below indicates which tests in this Form have been completed for each of the options. With the exception of **Fully Type Tested PGMs** tests marked with \* may be carried out at the time of commissioning (Form A4).

| Tested option:                                                                                 | 1. Fully<br>Type<br>Tested | 2.Partiall<br>y Type<br>Tested | 3. One-off<br>Man. Info. | 4. Tested on<br>Site at time of<br>Commission-<br>ing |
|------------------------------------------------------------------------------------------------|----------------------------|--------------------------------|--------------------------|-------------------------------------------------------|
| Fully Type Tested- all tests detailed below completed and evidence attached to this submission | Yes                        | N/A                            | N/A                      | N/A                                                   |
| 1. Operating Range                                                                             |                            | -                              |                          |                                                       |
| 2. PQ – Harmonics                                                                              |                            |                                |                          |                                                       |
| 3. PQ – Voltage Fluctuation and Flicker                                                        |                            |                                |                          |                                                       |
| 4. PQ – DC Injection ( <b>Power Park Modules</b> only)                                         |                            |                                |                          |                                                       |
| 5. Power Factor (PF)*                                                                          |                            |                                |                          |                                                       |
| 6. Frequency protection trip and ride through tests*                                           |                            |                                |                          |                                                       |
| 7. Voltage protection trip and ride through tests*                                             |                            |                                |                          |                                                       |
| 8. Protection – Loss of Mains Test*, Vector Shift and RoCoF Stability Test*                    | N/A                        |                                |                          |                                                       |
| 9. <b>LFSM-O</b> Test*                                                                         |                            |                                |                          |                                                       |
| 10. Protection – Reconnection Timer*                                                           |                            |                                | ,                        |                                                       |
| 11. Fault Level Contribution                                                                   |                            |                                |                          |                                                       |
| 12. Self-monitoring Solid State Switch                                                         |                            |                                |                          |                                                       |
| 13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*    |                            |                                |                          |                                                       |
| 14. Logic Interface (input port)*                                                              |                            |                                |                          |                                                       |

<sup>\*</sup> may be carried out at the time of commissioning (Form A.2-4).

Document reference(s) for Manufacturers' Information:

Type A Power Generating Modules



**Manufacturer** compliance declaration. - I certify that all products supplied by the company with the above **Type Tested Manufacturer's** reference number will be manufactured and tested to ensure that they perform as stated in this document, prior to shipment to site and that no site **Modifications** are required to ensure that the product meets all the requirements of EREC G99/NI.

Signed

12.Sep.2021

On behalf of

Manufacturer stamp

锦浪科技股份有限公司 GINLONG TECHNOLOGIES CO.,LTD

Note that testing can be done by the Manufacturer of an individual component or by an external test house.

Where parts of the testing are carried out by persons or organisations other than the **Manufacturer** then that person or organisation shall keep copies of all test records and results supplied to them to verify that the testing has been carried out by people with sufficient technical competency to carry out the tests.

Type A Power Generating Modules



# A2-3 Compliance Verification Report –Tests for Type A Inverter Connected Power Generating Modules – test record

1. Operating Range: Two tests should be carried with the Power Generating Module operating at Registered Capacity and connected to a suitable test supply or grid simulation set. The power supplied by the primary source shall be kept stable within  $\pm$  5 % of the apparent power value set for the entire duration of each test sequence.

Frequency, voltage and **Active Power** measurements at the output terminals of the **Power Generating Module** shall be recorded every second. The tests will verify that the **Power Generating Module** can operate within the required ranges for the specified period of time.

The Interface Protection shall be disabled during the tests.

In case of a PV Power Park Module the PV primary source may be replaced by a DC source.

In case of a full converter **Power Park Module**(eg wind) the primary source and the prime mover **Inverter**/rectifier may be replaced by a DC source.

| Test 1  Voltage = 85% of nominal (195.5 V), Frequency = 47.5 Hz, Power Factor = 1, Period of test 90 minutes | Tested with the specified conditions,in the 90 minutes period of time,the inverters operate normally |
|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Test 2  Voltage = 110% of nominal (253 V)., Frequency = 51.5 Hz, Power Factor = 1, Period of test 90 minutes | Tested with the specified conditions,in the 90 minutes period of time,the inverters operate normally |
| Test 3  Voltage = 110% of nominal (253 V), Frequency = 52.0 Hz, Power Factor = 1, Period of test 15 minutes  | Tested with the specified conditions,in the 15 minutes period of time,the inverters operate normally |

Type A Power Generating Modules



#### 2. Power Quality - Harmonics:

For **Power Generating Modules** of **Registered Capacity** of less than 75 A per phase (ie 50 kW) the test requirements are specified in Annex A.7.1.5. These tests should be carried out as specified in BS EN 61000-3-12. The results need to comply with the limits of Table2 of BS EN 61000-3-12 for single phase equipment and Table 3 of BS EN 610000-3-12 for three phase equipment.

**Power Generating Modules** with emissions close to the limits laid down in BS EN 61000-3-12 may require the installation of a transformer between 2 and 4 times the rating of the **Power Generating Module** in order to accept the connection to a **Distribution Network**.

For **Power Generating Modules** of **Registered Capacity** of greater than 75 A per phase (ie 50 kW) the installation must be designed in accordance with EREC G5.

#### Power Generating Module tested to BS EN 61000-3-12

| Power Gen<br>phase (rpp) | erating Module ration        | ng per  | 20                            | kVA    | Harmonic % = M<br>(A) x 23/rating po |            |
|--------------------------|------------------------------|---------|-------------------------------|--------|--------------------------------------|------------|
| Harmonic                 | At 45-55% of Reg<br>Capacity | istered | 100% of Registere<br>Capacity | d      | Limit in BS EN 6                     | 1000-3-12  |
|                          | Measured Value<br>MV in Amps | %       | Measured Value<br>MV in Amps  | %      | 1 phase                              | 3 phase    |
| 2                        | 0.1438                       | 0.1653  | 0.1225                        | 0.1409 | 8%                                   | 8%         |
| 3                        | 0.0497                       | 0.0571  | 0.0679                        | 0.0781 | 21.6%                                | Not stated |
| 4                        | 0.2936                       | 0.3376  | 0.3439                        | 0.3955 | 4%                                   | 4%         |
| 5                        | 0.4398                       | 0.5057  | 1.1786                        | 1.3554 | 10.7%                                | 10.7%      |
| 6                        | 0.0279                       | 0.0321  | 0.0430                        | 0.0495 | 2.67%                                | 2.67%      |
| 7                        | 0.6337                       | 0.7287  | 0.8314                        | 0.9561 | 7.2%                                 | 7.2%       |
| 8                        | 0.0296                       | 0.0341  | 0.0886                        | 0.1019 | 2%                                   | 2%         |
| 9                        | 0.0306                       | 0.0352  | 0.0495                        | 0.0569 | 3.8%                                 | Not stated |
| 10                       | 0.0399                       | 0.0458  | 0.0352                        | 0.0405 | 1.6%                                 | 1.6%       |
| 11                       | 0.1558                       | 0.1791  | 0.2821                        | 0.3244 | 3.1%                                 | 3.1%       |
| 12                       | 0.0248                       | 0.0285  | 0.0301                        | 0.0346 | 1.33%                                | 1.33%      |
| 13                       | 0.1319                       | 0.1517  | 0.0977                        | 0.1123 | 2%                                   | 2%         |
| THD1                     |                              | 2.03    |                               | 1.74   | 23%                                  | 13%        |
| PWHD <sup>2</sup>        |                              | 3.881   |                               | 3.475  | 23%                                  | 22%        |

<sup>&</sup>lt;sup>1</sup> THD = Total Harmonic Distortion

<sup>&</sup>lt;sup>2</sup>PWHD = Partial Weighted Harmonic Distortion

Type A Power Generating Modules



#### 3. Power Quality - Voltage fluctuations and Flicker:

For **Power Generating Modules** of **Registered Capacity** of less than 75 A per phase (ie 50 kW) these tests should be undertaken in accordance with Annex A.7.1.4.3. Results should be normalised to a standard source impedance, or if this results in figures above the limits set in BS EN 61000-3-11 to a suitable Maximum Impedance.

For **Power Generating Modules** of **Registered Capacity** of greater than 75 A per phase (ie 50 kW) the installation must be designed in accordance with EREC P28.

|                                          |            | Star | ting |    |      | S               | Stopping |      | Rı               | unning |       |
|------------------------------------------|------------|------|------|----|------|-----------------|----------|------|------------------|--------|-------|
|                                          | d max      | d o  | С    | C  | d(t) | d max           | d c      | d(t) | P st             | P It 2 | hours |
| Measured<br>Values at test<br>impedance  | 0.514<br>% | 0.03 | 8%   |    | 0    | 0.065%          | 0.053%   | 0    | 0.064            | 0.     | 064   |
| Normalised to standard impedance         | 0.514<br>% | 0.03 | 8%   |    | 0    | 0.065%          | 0.053%   | 0    | 0.064            | 0.     | 064   |
| Normalised to required maximum impedance | N/A        | N/A  | A    | ١  | N/A  | N/A             | N/A      | N/A  | N/A              | ١      | I/A   |
| Limits set<br>under BS EN<br>61000-3-11  | 4%         | 3.3  | %    | 3. | .3%  | 4%              | 3.3%     | 3.3% | 1.0              | 0      | .65   |
|                                          |            |      |      |    |      |                 |          |      |                  |        |       |
| Test Impedance                           |            |      | F    | 2  |      | 0.24 *<br>0.4 ^ | Ω        | ΧI   | 0.15 *<br>0.25 ^ |        | Ω     |
| Standard Imped                           | ance       |      | F    | ?  |      | 0.24 *          | Ω        | ΧI   | 0.15 *<br>0.25 ^ |        | Ω     |
| Maximum Imped                            | dance      | á    | F    | ?  |      | N/A             | Ω        | ΧI   | N/A              |        | Ω     |

<sup>\*</sup> Applies to three phase and split single phase **Power Generating Modules.** 

For voltage change and flicker measurements the following formula is to be used to convert the measured values to the normalised values where the **Power Factor** of the generation output is 0.98 or above.

Normalised value = Measured value x reference source resistance/measured source resistance at test point

Single phase units reference source resistance is 0.4  $\Omega$ 

Two phase units in a three phase system reference source resistance is 0.4  $\boldsymbol{\Omega}$ 

Two phase units in a split phase system reference source resistance is 0.24  $\Omega$ 

<sup>^</sup> Applies to single phase **Power Generating Module** and **Power Generating Modules** using two phases on a three phase system

Type A Power Generating Modules



Three phase units reference source resistance is 0.24  $\Omega$ 

Where the **Power Factor** of the output is under 0.98 then the XI to R ratio of the test impedance should be close to that of the Standard Impedance.

The stopping test should be a trip from full load operation.

The duration of these tests need to comply with the particular requirements set out in the testing notes for the technology under test. Dates and location of the test need to be noted below

| Test start date | 10.Sep.2021 | Test end date            | 11.Sep.2021 |
|-----------------|-------------|--------------------------|-------------|
| Test location   | Ginlo       | ng Technologies Co.,Ltd. |             |

**4. Power quality – DC injection:** The tests should be carried out on a single **Generating Unit**. Tests are to be carried out at three defined power levels ±5%. At 230 V a 3.6 kW single phase **Inverter** has a current output of 15.6 A so DC limit is 39.1mA. These tests should be undertaken in accordance with Annex A.7.1.4.4.

| Test power level           | 10%    | 55%    | 100%   |
|----------------------------|--------|--------|--------|
| Recorded value in Amps(mA) | 28.87  | 27.75  | 31.21  |
| as % of rated AC current   | 0.183% | 0.177% | 0.199% |
| Limit                      | 0.25%  | 0.25%  | 0.25%  |

**5.** Power Factor: The tests should be carried out on a single Power Generating Module. Tests are to be carried out at three voltage levels and at Registered Capacity. Voltage to be maintained within ±1.5% of the stated level during the test. These tests should be undertaken in accordance with Annex A.7.1.4.2.

| Voltage                     | 0.94 pu (216.2V) | 1 pu (230V) | 1.1 pu (253V) |
|-----------------------------|------------------|-------------|---------------|
| Measured value              | 0.9983           | 0.9985      | 0.9993        |
| Power Factor Limit –leading | >0.95            | >0.95       | >0.95         |
| Power Factor Limit –leading | >0.98            | >0.98       | >0.98         |

Type A Power Generating Modules



| Function | Set       | ting       | Trip te   | est           | "No trip te     | ests"           |
|----------|-----------|------------|-----------|---------------|-----------------|-----------------|
|          | Frequency | Time delay | Frequency | Time<br>delay | Frequency /time | Confirm no trip |
| U/F      | 48Hz      | 0.5s       | 47.99Hz   | 0.532s        | 48.2Hz<br>25s   | Yes             |
|          |           |            |           |               | 47.8Hz<br>0.45s | Yes             |
| O/F      | 52Hz      | 1.0s       | 52.02Hz   | 1.029s        | 51.8Hz<br>120s  | Yes             |
|          |           |            |           |               | 52.2Hz<br>0.98s | Yes             |

Note. For frequency trip tests the frequency required to trip is the setting  $\pm$  0.1 Hz. In order to measure the time delay a larger deviation than the minimum required to operate the projection can be used. The "No trip tests" need to be carried out at the setting  $\pm$  0.2 Hz and for the relevant times as shown in the table above to ensure that the protection will not trip in error.

#### 7. Protection – Voltage tests: These tests should be carried out in accordance with Annex A.7.1.2.2.

| Function       | Se                 | tting      | Trip te | st            | "No trip te   | sts"            |
|----------------|--------------------|------------|---------|---------------|---------------|-----------------|
|                | Voltage            | Time delay | Voltage | Time<br>delay | Voltage /time | Confirm no trip |
| U/V stage<br>1 | 0.85pu<br>(195.5V) | 3.0s       | 195.4V  | 3.032s        | 199.5V<br>5s  | Yes             |
| U/V stage<br>2 | 0.6pu<br>(138V)    | 2s         | 138.2V  | 2.031s        | 142V<br>2.5s  | Yes             |
|                |                    |            |         |               | 134V<br>1.98s | Yes             |
| O/V            | 1.1pu<br>(253V)    | 0.5s       | 253.1V  | 0.533s        | 249V<br>5.0s  | Yes             |
|                |                    |            |         |               | 257V<br>0.45s | Yes             |

Note for Voltage tests the Voltage required to trip is the setting  $\pm 3.45$  V. The time delay can be measured at a larger deviation than the minimum required to operate the protection. The No trip tests need to be carried out at the setting  $\pm 4$  V and for the relevant times as shown in the table above to ensure that the protection will not trip in error.

**8.Protection – Loss of Mains test:** These tests should be carried out in accordance with BS EN 62116. Annex A.7.1.2.4.





| The following sub                   | set of t           | ests sh | nould be reco           | orded in the follo      | owing table.      |           |                         |                          |
|-------------------------------------|--------------------|---------|-------------------------|-------------------------|-------------------|-----------|-------------------------|--------------------------|
| Test Power and imbalance            | 33%<br>-5%<br>Test | Q       | 66%<br>-5% Q<br>Test 12 | 100%<br>-5% P<br>Test 5 | 33<br>+5%<br>Test | Q         | 66%<br>+5% Q<br>Test 21 | 100%<br>+5% P<br>Test 10 |
| Trip time.<br>Limit is 0.5s         | 0.30               | )s      | 0.38s                   | 0.23s                   | 0.3               | 2s        | 0.35s                   | 0.39s                    |
| Loss of Mains P<br>Annex A.7.1.2.6. | rotectio           | on, Ve  | ctor Shift S            | tability test. Th       | nis test shoul    | d be car  | ried out in a           | ccordance with           |
|                                     |                    | Star    | t Frequency             | Cha                     | nge               |           | Confirm n               | o trip                   |
| Positive Vector S                   | Shift              |         | 49.5Hz                  | +50 de                  | egrees            |           | Yes                     |                          |
| Negative Vector                     | Shift              |         | 50.5Hz                  | - 50 de                 | egrees            | Yes       |                         |                          |
| Loss of Mains Pr<br>A.7.1.2.6.      | rotectio           | on, Ro  | CoF Stabilit            | y test: This tes        | t should be c     | arried ou | t in accorda            | nce with Anne:           |
| Ramp ra                             | ınge               | -       | Test freq               | uency ramp:             | Test D            | uration   | Cor                     | nfirm no trip            |
| 49.0Hz to 5                         | 51.0Hz             |         | +0.9                    | 95Hzs <sup>-1</sup>     | 2.1s              |           |                         | Yes                      |
| 51.0Hz to 4                         | 19.0Hz             |         | -0.9                    | 95Hzs <sup>-1</sup>     | 2.                | 1s        |                         | Yes                      |

Type A Power Generating Modules



9. Limited Frequency Sensitive Mode - Over frequency test: The test is using the specific threshold frequency of 50.2 Hz and Droop of 4%. This test should be carried out in accordance with Annex A.7.1.3. Active Power response to rising frequency/time plots are attached if frequency Yes injection tests are undertaken in accordance with Annex A.7.2.4. Alternatively, simulation results should be noted below: Primary Power **Active Power** Frequency Test sequence at Measured Active Gradient Registered **Power** Output Source Capacity>80% Step a) 50.00Hz ±0.01Hz 59921W 50.00Hz 58567W 50.25Hz Step b) 50.25Hz ±0.05Hz 50.70Hz Step c) 50.70Hz ±0.10Hz 43631W Step d) 51.15Hz ±0.05Hz 51.15Hz 60000W 28728W Step e) 50.70Hz ±0.10Hz 43720W 50.70Hz Step f) 50.25Hz ±0.05Hz 58674W 50.25Hz 21.6kW/min 59902W 50.00Hz Step g) 50.00Hz ±0.01Hz **Active Power Primary Power** Measured Active Frequency Test sequence at Source Gradient Power Output Registered Capacity 40% - 60% 29871W 50.00Hz Step a) 50.00Hz ±0.01Hz 50.25Hz Step b) 50.25Hz ±0.05Hz 28871W Step c) 50.70Hz ±0.10Hz 14451W 50.70Hz Step d) 51.15Hz ±0.05Hz 563W 51.15Hz 30000W 14521W 50.70Hz Step e) 50.70Hz ±0.10Hz 28798W 50.25Hz Step f) 50.25Hz ±0.05Hz 50.00Hz 21.6kW/min Step g) 50.00Hz ±0.01Hz 29791W 10. Protection - Re-connection timer. Test should prove that the reconnection sequence starts after a minimum delay of 60 s for restoration of voltage and frequency to within the stage 1 settings of Table 10.1. Checks on no reconnection when voltage or frequency is Time delay setting Measured delay brought to just outside stage 1 limits of Table 10.1.

Type A Power Generating Modules



| Confirmation that the Power Generating Module does not re-connect.  11. Fault level contribution: These tests shall be A.7.1.5.  For Inverter output  Time after fault 20ms 100ms 250ms 500ms Time to trip  12. Self-Monitoring solid state switching: No specific failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0 13. Wiring functional tests: If required by para 15 | Volts 57.2V 53.5V 51.1V 0.058s ecified test restate N/A | 5                                                                                 | Amp 108.2 0A 0A 0A In seco         | nds                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------|------------------------------------------|
| A.7.1.5.  For Inverter output  Time after fault  20ms  100ms  250ms  500ms  Time to trip  12. Self-Monitoring solid state switching: No specified that in the event of the solid switching device failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0                                                                                                                      | Volts 57.2V 53.5V 51.1V 0.058s ecified test restate N/A | 5                                                                                 | Amp 108.2 0A 0A 0A In seco         | na n |
| Time after fault  20ms  100ms  250ms  500ms  Time to trip  12. Self-Monitoring solid state switching: No specified that in the event of the solid switching device failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0                                                                                                                                                     | 57.2V 53.5V 51.1V 51.1V 0.058s ecified test restate N/A | 3                                                                                 | 108.2<br>0A<br>0A<br>0A<br>In seco | 1A<br>onds                               |
| 20ms  100ms  250ms  500ms  Time to trip  12. Self-Monitoring solid state switching: No specified that in the event of the solid switching device failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0                                                                                                                                                                       | 57.2V 53.5V 51.1V 51.1V 0.058s ecified test restate N/A | 3                                                                                 | 108.2<br>0A<br>0A<br>0A<br>In seco | 1A<br>onds                               |
| 100ms  250ms  500ms  Time to trip  12. Self-Monitoring solid state switching: No specified that in the event of the solid switching device failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0                                                                                                                                                                             | 53.5V 51.1V 51.1V 0.058s ecified test restate N/A       | 3                                                                                 | 0A<br>0A<br>0A<br>In seco          | onds                                     |
| 250ms  500ms  Time to trip  12. Self-Monitoring solid state switching: No specified that in the event of the solid switching device failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0                                                                                                                                                                                    | 51.1V 51.1V 0.058s ecified test restate N/A             | 3                                                                                 | 0A<br>0A<br>In seco                | onds                                     |
| Time to trip  12. Self-Monitoring solid state switching: No specified that in the event of the solid switching device failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0                                                                                                                                                                                                  | 51.1V 0.058s ecified test restate N/A                   | 5                                                                                 | 0A<br>In seco                      | onds                                     |
| Time to trip  12. Self-Monitoring solid state switching: No specific switching device failing to disconnect the Power Module, the voltage on the output side of the switching device is reduced to a value below 50 volts within 0                                                                                                                                                                                                                                  | 0.058s                                                  | 3                                                                                 | In seco                            | onds                                     |
| 12. Self-Monitoring solid state switching: No specific that in the event of the solid switching device failing to disconnect the Power Module, the voltage on the output side of the swit device is reduced to a value below 50 volts within 0                                                                                                                                                                                                                      | ecified test restate N/A                                |                                                                                   |                                    |                                          |
| It has been verified that in the event of the solid switching device failing to disconnect the <b>Power Module</b> , the voltage on the output side of the swit device is reduced to a value below 50 volts within 0                                                                                                                                                                                                                                                | state N/A                                               | equirements.Ref                                                                   | er to Annex A.7                    | 17                                       |
| switching device failing to disconnect the <b>Power Module</b> , the voltage on the output side of the swit device is reduced to a value below 50 volts within 0                                                                                                                                                                                                                                                                                                    |                                                         |                                                                                   |                                    | . 1. / .                                 |
| 13. Wiring functional tests: If required by para 15                                                                                                                                                                                                                                                                                                                                                                                                                 | ching prote                                             | (Solid state switch<br>s inverter uses mection with relay<br>age below 50V in     | echanical dual<br>checks, which    | relay                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | .2.1.                                                   |                                                                                   |                                    |                                          |
| Confirm that the relevant test schedule is attached to be undertaken at time of commissioning)                                                                                                                                                                                                                                                                                                                                                                      |                                                         | (Not applicable. F<br>g special connec                                            |                                    | inverter is                              |
| 14. Logic interface (input port).                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                         |                                                                                   |                                    |                                          |
| Confirm that an input port is provided and can be us shut down the module.                                                                                                                                                                                                                                                                                                                                                                                          | on ir depe                                              | (Logic interface<br>nverter or on exte<br>ending on inverte<br>rter or external D | ernal DRM devi<br>er model. Pleas  | ce<br>e see                              |
| Additional comments.                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         |                                                                                   |                                    |                                          |